Transcend TS128MLD64V6J Datasheet Page 5

  • Download
  • Add to my manuals
  • Print
  • Page
    / 11
  • Table of contents
  • BOOKMARKS
  • Rated. / 5. Based on customer reviews
Page view 4
T
T
T
S
S
S
1
1
1
2
2
2
8
8
8
M
M
M
L
L
L
D
D
D
6
6
6
4
4
4
V
V
V
6
6
6
J
J
J
184 PIN DDR266 Unbuffered DIMM
1GB With 64Mx8 CL2.5
Transcend Information Inc.
5
ABSOLUTE MAXIMUM RATINGS
Parameter Symbol Value Unit
Voltage on any pin relative to Vss VIN, VOUT -0.5 ~ 3.6 V
Voltage on VDD supply to Vss VDD, VDDQ -1.0 ~ 3.6 V
Storage temperature TSTG -55~+150 °C
Power dissipation PD 24 W
Short circuit current IOS 50 mA
Operating Temperature
T
A
0 ~ 70
°C
Note: Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded.
Functional operation should be restricted to recommended operating condition.
Exposure to higher than recommended voltage for extended periods of time could affect device reliability.
DC OPERATING CONDITIONS
Recommended operating conditions (Voltage referenced to Vss = 0V, TA = 0 to 70°C)
Parameter Symbol Min Max Unit Note
Supply voltage VDD 2.3 2.7 V
I/O Supply voltage VDDQ 2.3 2.7 V
I/O Reference voltage VREF VDDQ/2-50mV VDDQ/2+50mV V 1
I/O Termination voltage VTT VREF-0.04 VREF+0.04 V 2
Input logic high voltage VIH(DC) VREF+0.15 VDDQ+0.3 V 4
Input logic low voltage VIL(DC) -0.3 VREF-0.15 V 4
Input Voltage Level, CK and /CK inputs VIN(DC) -0.3 VDDQ+0.3 V
Input Differential Voltage, CK and /CK inputs VID(DC) 0.3 VDDQ+0.6 V 3
Input crossing point voltage, CK and /CK inputs VIX(DC) 1.15 1.35 V 5
Input leakage current II -2 2 uA
Output leakage current IOZ -5 5 uA
Output High Current (Normal strength driver)
VOUT= VTT + 0.84V
I
OH -16.8 mA
Output Low Current (Normal strength driver)
VOUT= VTT – 0.84V
I
OL 16.8 mA
Output High Current (Half strength driver)
VOUT= VTT + 0.45V
I
OH -9 mA
Output High Current (Half strength driver)
VOUT= VTT - 0.45V
I
OL 9 mA
Note:
1. Includes ± 25mV margin for DC offset on VREF, and a combined total of ± 50mV margin for all AC noise and
DC offset on VREF, bandwidth limited to 20MHz. The DRAM must accommodate DRAM current spikes on
VREF and internal DRAM noise coupled. TO VREF, both of which may result in VREF noise. VREF should be
de-coupled with an inductance of <=3nH.
2. VTT is not applied directly to the device. VTT is a system supply for signal termination resistors, is expected to
be set equal to VREF, and must track variations in the DC level of VREF
3. VID is the magnitude of the difference between the input level on CK and the input level on /CK.
4. These parameters should be tested at the pin on actual components and may be checked at either the pin or
the pad in simulation. The AC and DC input specifications are relative to a VREF envelop that has been
bandwidth limited to 200MHZ.
5. The value of VIX is expected to equal 0.5*VDDQ of the transmitting device and must track variations in the dc
level of the same.
Page view 4
1 2 3 4 5 6 7 8 9 10 11

Comments to this Manuals

No comments